# Lab 2 Preparation

#### Lab 2

- Using the DE1-SoC
- Creating a project using Quartus Prime.
- Intro to Verilog.
- Lab2 Topics
  - Multiplexers, Hierarchy, Decoders, 7-segment displays

Meet the DE1-SoC board!

WGA Out
HPS Glgabt
HPS Glgabt
LED LINe Line Line
Nic Line Line
In In Out Video In 24-bit DAC

WGA Out
HPS Glgabt
HPS Glgabt
LED NORT-DUSB
Win APR Glgabt
Win A

#### Meet the DE1-SoC board!

- It's a System On a Chip (SoC) w/
  - Altera's Cyclone® V 5CSEMA5F31 FPGA, and
  - a Dual-core ARM Cortex-A9 hard processor (HPS)
  - 64 MB SDRAM on FPGA device
  - Six 7-segment displays
  - 10 toggle switches
  - □ 10 LEDs
  - 9 green LEDs
  - Four pushbutton switches

.

#### What does that mean?

- Key term: FPGA.
  - Stands for Field Programmable Gate Array.
  - A regular network of logic that can be programmed and reprogrammed to implement any circuit.
  - Circuits aren't build by hand from now on; they're programmed using languages like Verilog or VHDL.



5

#### Quartus Prime

 Tool provided by Altera that compiles Verilog programs, and uploads the result to the FPGA.



- When you do your lab, login at the lab computers with your UTORid.
  - Make sure you've activated your ECF account.
- Quartus Prime should be available from the start menu. You should use Quartus 18.1.

6

## Quartus Prime (cont'd)

- How to create projects for the lab:
  - Create a new Quartus Prime project for your circuit.
     Select Cyclone V 5CSEMA5F31C6 as the target chip, which is the FPGA chip on the Altera DE1-SoC board.
  - 2. Create a Verilog module for the current part of the lab and include it in your project.
  - Include in your project the required pin assignments for the DE1-SoC board, as discussed above. Compile the project.
    - The "play" icon in the menu bar.
  - 4. Download the compiled circuit into the FPGA chip.
    - Click the icon with the ribbon cable on the menu bar.

Intro to Verilog

- Verilog is a hardware description language (HDL) that is used to specify a circuit design.
- Instead of specifying actual gate connections, Verilog takes in more high-level functionality, which is translated into digital logic before implementing it on the hardware.



## Creating Verilog: XOR gates

 XOR gates have high output when the inputs are different, and low output when the inputs are the same.



Could we make this from AND, OR and NOT gates?

10

## Creating Verilog: XOR gates

```
module xor(Y,A,B);
  output Y;
  input A, B;
  wire not_A, not_B;
  wire A_and_notB, B_and_notA;
  not n1(not_A, A);
  not n2(not_B, B);
  and a1(A_and_notB, A, not_B);
  and a2(B_and_notA, B, not_A);
  or o1(Y, A_and_notB, B_and_notA);
  endmodule
```

#### A sample Verilog program

```
// Simple module that connects the
// SW switches to the LEDR lights

module part0 (SW, LEDR);

input [9:0] SW;  // toggle switches
output [9:0] LEDR;  // red LEDs

assign LEDR[9:0] = SW[9:0];
endmodule
```

- This is a basic Verilog module that:
  - specifies the ports that will be used (line 1),
  - designates how many will be used for input (line 2) and for output (line 3)
  - Specifies the logic that will take place within the module (line 4)

#### Things to note

- The name of the module should be the same as the high-level line that says "module XXX (...)".
- The ports can be input, output and inout (focus on the first two).
- The assign keyword.
- The square brackets indicate a vector of values. Individual bits within that vector can be read or assigned using usual array notation

```
(e.g. LED[0] = SW[0]
or LED[2:0] = SW[2:0]).
```

• Don't forget the semicolons after each statement!

13

#### Wires in Verilog

• The first declaration is for a single wire, while the second indicates a vector.

```
// The following lines create
// intermediate wires.
    wire Sel;
    wire [7:0] X, Y, M;
```

14

#### To Be Continued Next Week

- Next week, we'll write a module in Verilog and do an in-class demo.
- The next slide (operators) is provided for future reference. Each lab handout introduces you to the operators you'll need.

15

#### **Operators**

 Signals can be combined together in all the usual ways, and some new ones that are specific to digital values.

| Operator Type | Operator Symbol | Operation Performed   |  |
|---------------|-----------------|-----------------------|--|
| Arithmetic    | *               | Multiply              |  |
|               | 1               | Division              |  |
|               | +               | Add                   |  |
|               |                 | Subtract              |  |
|               | 96              | Modulus               |  |
|               |                 | Unary plus            |  |
|               |                 | Unary minus           |  |
| Logical       | 1               | Logical negation      |  |
|               | 8.8             | Logical and           |  |
|               | I               | Logicalor             |  |
| Relational    | >               | Greater than          |  |
|               | <               | Less than             |  |
|               | >=              | Greater than or equal |  |
|               | C+              | Less than or equal    |  |
| Equality      |                 | Equality              |  |
|               | 5=              | inequality            |  |
| Reduction     | ~               | Bitwise negation      |  |
|               | ~&              | nand                  |  |
|               | 1               | or                    |  |
|               | 4               | nor                   |  |
|               | ^               | хог                   |  |
|               | ٨.,             | xnor                  |  |
|               | ~^              | xnor                  |  |
| Shift         | >>              | Right shift           |  |
|               | «               | Left shift            |  |
| Concatenation | 0               | Concatenation         |  |
| Conditional   | ?               | conditional           |  |
|               |                 | 16                    |  |









#### Activating HEX displays

 Could also set segment 0 (top segment) high in the other input cases:

```
0001 -- "1"
0100 -- "4"
1011 -- "B"
1101 -- "D"
```

 Can be expressed as a four-part Boolean expression:

```
8888
8888
8888
8888
```

```
\begin{split} \text{HEX}[0] &= \sim \text{SW}[3] \& \sim \text{SW}[2] \& \sim \text{SW}[1] \& \text{SW}[0] \mid \\ &\sim \text{SW}[3] \& \text{SW}[2] \& \sim \text{SW}[1] \& \sim \text{SW}[0] \mid \\ &\text{SW}[3] \& \sim \text{SW}[2] \& \text{SW}[1] \& \text{SW}[0] \mid \\ &\text{SW}[3] \& \text{SW}[2] \& \sim \text{SW}[1] \& \text{SW}[0]; \end{split}
```

21

## Activating HEX displays

```
HEX[0] = ~SW[3] & ~SW[2] & ~SW[1] & SW[0] |

~SW[3] & SW[2] & ~SW[1] & ~SW[0] |

SW[3] & ~SW[2] & SW[1] & SW[0] |

SW[3] & SW[2] & ~SW[1] & SW[0];
```

- Can this be reduced any further?
  - □ ...sadly, no 🕾
- How do we know?
  - Karnaugh maps!

22

## Activating HEX displays

- Can you write the expressions for HEX[1] to HEX[6]?
- Can you reduce these expressions to the simplest gate form?



22

#### Pin assignments

- Before you start using values like SW[0] or HEX0[0], you need to import a pin assignment file that associates the pin numbers on the chip (PIN\_AB12, PIN\_AC12, PIN\_V16) with more intuitive labels (SW[0], SW[1], LEDR[0], etc).
- ➤ In Quartus, select Assignments → Import Assignments
  - The DE1\_SoC.qsf file (posted on Canvas)
     associates signal names to pins on the chip so you
     can refer to them in your design.

## Some Verilog References

- Check out the Verilog Primer and other resources on Quercus for more information on the Verilog language.
- ECE also provides reference documentation for the lab rooms at:
  - http://www-ug.eecg.utoronto.ca/desl/